ARM ARM926EJ-S Specifications Page 324

  • Download
  • Add to my manuals
  • Print
  • Page
    / 332
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 323
Timing Specification
C-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B
C.1 About the timing parameters
Figure C-1 shows the parameters that define the setup and hold times. For more detail
on timing and example waveforms, see the TRM for the peripheral.
Figure C-1 AC timing example
The following timing parameters are used:
t
cyc
The maximum cycle time for the clock signal.
t
ov
The maximum delay from the relevant clock edge until the ARM926EJ-S
Development Chip outputs are valid.
t
oh
The minimum time after the relevant clock edge that the ARM926EJ-S
Development Chip outputs remain valid.
t
is
The minimum time that the ARM926EJ-S Development Chip inputs
must be valid before the edge of relevant clock.
t
ih
The minimum time that the ARM926EJ-S Development Chip inputs
must remain valid after the edge of relevant clock.
Note
For the specifications in this appendix, the rising clock edge is the reference edge unless
specified otherwise.
Reference clock
t
ov
(max)
t
oh
(min)
t
ih
(min)
t
is
(min)
Output signals from
ARM926EJ-S Dev. Chip
Input signals to
ARM926EJ-S Dev. Chip
t
cyc
(max)
Page view 323

Comments to this Manuals

No comments