ARM ARM7TDMI User Manual Page 10

  • Download
  • Add to my manuals
  • Print
  • Page
    / 242
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 9
List of Figures
x Copyright © 2001 ARM Limited. All rights reserved. ARM DDI 0234B
Figure 5-1 Typical debug system ............................................................................................... 5-3
Figure 5-2 ARM7TDMI-S block diagram .................................................................................... 5-5
Figure 5-3 Debug state entry ..................................................................................................... 5-8
Figure 5-4 Clock synchronization ............................................................................................. 5-11
Figure 5-5 The ARM7TDMI-S core, TAP controller, and EmbeddedICE-RT macrocell ........... 5-14
Figure 5-6 DCC control register ............................................................................................... 5-20
Figure 5-7 ARM7TDMI-S scan chain arrangements ................................................................ 5-24
Figure 5-8 Test access port controller state transitions ........................................................... 5-26
Figure 5-9 ID code register format ........................................................................................... 5-31
Figure 5-10 Scan timing ............................................................................................................. 5-36
Figure 5-11 Debug exit sequence .............................................................................................. 5-43
Figure 5-12 EmbeddedICE-RT block diagram ........................................................................... 5-49
Figure 5-13 Watchpoint control value, and mask format ............................................................ 5-50
Figure 5-14 Debug abort status register .................................................................................... 5-56
Figure 5-15 Debug control register format ................................................................................. 5-57
Figure 5-16 Debug status register format .................................................................................. 5-60
Figure 5-17 Debug control and status register structure ............................................................ 5-61
Figure 8-1 Timing parameters for data accesses ....................................................................... 8-3
Figure 8-2 Coprocessor timing ................................................................................................... 8-4
Figure 8-3 Exception and configuration input timing .................................................................. 8-5
Figure 8-4 Debug timing ............................................................................................................. 8-6
Figure 8-5 Scan timing ............................................................................................................... 8-7
Page view 9
1 2 ... 5 6 7 8 9 10 11 12 13 14 15 ... 241 242

Comments to this Manuals

No comments