ARM ARM7TDMI User Manual Page 212

  • Download
  • Add to my manuals
  • Print
  • Page
    / 242
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 211
AC Parameters
8-4 Copyright © 2001 ARM Limited. All rights reserved. ARM DDI 0234B
Note
The timing for both read and write data access are superimposed in Figure 8-1 on
page 8-3. The WRITE signal conveys whether the access uses the RDATA or WDATA
port.
CLKEN LOW stretches the data access when the read or write transaction is unable to
complete within a single cycle.
The data buses are used for transfer only when the transaction signals TRANS[1:0]
indicate a valid memory cycle or a coprocessor register transfer cycle.
8.1.2 Coprocessor timing
Coprocessor timing parameters are shown in Figure 8-2.
Figure 8-2 Coprocessor timing
8.1.3 Exception and configuration input timing
Exception and configuration input timing parameters are shown in Figure 8-3 on
page 8-5.
CPA
CPB
CPnMREQ
CPSEQ
t
ohcpni
t
ohcpctl
t
iscpstat
t
ihcpstat
CPnI
CLK
t
ovcpctl
t
ovcpni
t
ohcpctl
CPnOPC
CPnTRANS
CPTBIT
t
ovcpctl
Page view 211
1 2 ... 207 208 209 210 211 212 213 214 215 216 217 ... 241 242

Comments to this Manuals

No comments